IC設(shè)計工程師
- 25萬-30萬/年
- 上海
- |
- 應(yīng)屆生/在校生
- |
- 碩士
- |
- 全職
職位誘惑: 五險一金,福利好,年底雙薪,股票期權(quán),成長空間大,技術(shù)領(lǐng)先,交通補助,節(jié)日禮物,免費班車,老板nice,補充公積金,商業(yè)醫(yī)療保險
發(fā)布時間: 2022-02-25發(fā)布
職位描述
RESPONSIBILITIES:
The candidate is preferred to be MSEE with major in EE or CS. The candidate should have good understanding on ASIC/SOC design flow and should have:
1. Knowledge of design verification methodology, such as UVM or OVM.
2. Strong RTL coding with Verilog/System Verilog and familiar with front-end design flow
3. C/C++ coding experiences
4. It is a plus if the candidate has one or more of the following experience/knowledge, such as X86/ARM/8051 architecture, AMBA(AXI/AHB/APB) bus, USB(3.0/2.0/1.1; SSIC/HSIC/host/device/OTG) system, NAND Flash host controller/BCH/double-data-rate interface, Universal Flash Storage, PCI-E/PCI bus, low power design, clock generation and control, SD/eMMC host controller, SATA/SAS, Legacy IPs (SPI/SMBUS/ACPI/LPC/GPIO), General connectivity IPs (I2S/I2C/UART), Ethernet, JTAG, etc.
5. Hands-on lab experience is another plus, able to understand and/or use the use scopes, logic analyzers, has knowledge or skill of board-level lab debugging.
6. The candidate is expected to exhibit good verbal and written communication skills in both Chinese and English, imaginative thinking and sophisticated analytical techniques, self-driven for quality and timely result, capability to solve complex problems and makes some modifications to standard methods and decision-making on important technical areas.
REQUIREMENTS:
The successful candidate will apply current functional verification techniques to perform and improve pre-silicon verification quality and product Time to Market for ASIC/SOC design.
He/She should be able to work independently on various DV tasks and providing technical guidance to the DV team.
The candidate would involve technically in the porting/creation of the DV environment for the new design, block and chip level test plan creation and implementation, coverage analysis, and regression cleanup.